Cypress Semiconductor NoBL CY7C1462AV25 Manual do Utilizador Página 1

Consulte online ou descarregue Manual do Utilizador para não Cypress Semiconductor NoBL CY7C1462AV25. CY7C1460AV25/CY7C1462AV25, 36-Mbit (1 M × 36/2 M Manual do Utilizador

  • Descarregar
  • Adicionar aos meus manuais
  • Imprimir
  • Página
    / 31
  • Índice
  • MARCADORES
  • Avaliado. / 5. Com base em avaliações de clientes
Vista de página 0
CY7C1460AV25
CY7C1462AV25
36-Mbit (1 M × 36/2 M × 18)
Pipelined SRAM with NoBL™ Architecture
Cypress Semiconductor Corporation 198 Champion Court San Jose, CA 95134-1709 408-943-2600
Document Number: 38-05354 Rev. *J Revised September 24, 2012
36-Mbit (1 M × 36/2 M × 18) Pipelined SRAM with NoBL™ Arch itecture
Features
Pin-compatible and functionally equivalent to ZBT™
Supports 250-MHz bus operations with zero wait states
Available speed grades are 250, 200 and 167 MHz
Internally self-timed output buffer control to eliminate the need
to use asynchronous
OE
Fully registered (inputs and outputs) for pipelined operation
Byte Write capability
2.5 V core power supply
2.5 V/1.8 V I/O power supply
Fast clock-to-output times
2.6 ns (for 250-MHz device)
Clock enable (CEN) pin to suspend operation
Synchronous self-timed writes
CY7C1460AV25, CY7C1462AV25 available in
JEDEC-standard Pb-free 100-pin TQFP package, Pb-free and
non Pb-free 165-ball FBGA package.
IEEE 1149.1 JTAG-Compatible Boundary Scan
Burst capability – linear or interleaved burst order
“ZZ” sleep mode option and stop clock option
Functional Description
The CY7C1460AV25/CY7C1462AV25 are 2.5 V,
1 M × 36/2 M × 18 synchronous pipelined burst SRAMs with No
Bus Latency™ (NoBL logic, respectively. They are designed
to support unlimited true back-to-back read/write operations with
no wait states. The CY7C1460AV25/CY7C1462AV25 are
equipped with the advanced NoBL logic required to enable
consecutive read/write operations with data being transferred on
every clock cycle. This feature dramatically improves the
throughput of data in systems that require frequent write/read
transitions. The CY7C1460AV25/CY7C1462AV25 are
pin-compatible and functionally equivalent to ZBT devices.
All synchronous inputs pass through input registers controlled by
the rising edge of the clock. All data outputs pass through output
registers controlled by the rising edge of the clock. The clock
input is qualified by the clock enable (CEN
) signal, which when
deasserted suspends operation and extends the previous clock
cycle. Write operations are controlled by the byte write selects
(BW
a
–BW
d
for CY7C1460AV25 and BW
a
–BW
b
for
CY7C1462AV25) and a write enable (WE
) input. All writes are
conducted with on-chip synchronous self-timed write circuitry.
Three synchronous chip enables (CE
1
, CE
2
, CE
3
) and an
asynchronous output enable (OE
) provide for easy bank
selection and output three-state control. In order to avoid bus
contention, the output drivers are synchronously three-stated
during the data portion of a write sequence.
Logic Block Diagram – CY7C1460AV25
A0, A1, A
C
MODE
BW
a
BW
b
WE
CE1
CE2
CE3
OE
READ LOGIC
DQs
DQP
a
DQP
b
DQP
c
DQP
d
D
A
T
A
S
T
E
E
R
I
N
G
O
U
T
P
U
T
B
U
F
F
E
R
S
MEMORY
ARRAY
E
E
INPUT
REGISTER 0
ADDRESS
REGISTER 0
WRITE ADDRESS
REGISTER 1
WRITE ADDRESS
REGISTER 2
WRITE REGISTRY
AND DATA COHERENCY
CONTROL LOGIC
BURST
LOGIC
A0'
A1'
D1
D0
Q1
Q0
A0
A1
C
ADV/LD
ADV/LD
E
INPUT
REGISTER 1
S
E
N
S
E
A
M
P
S
E
CLK
CEN
WRITE
DRIVERS
BW
c
BW
d
ZZ
SLEEP
CONTROL
O
U
T
P
U
T
R
E
G
I
S
T
E
R
S
Vista de página 0
1 2 3 4 5 6 ... 30 31

Resumo do Conteúdo

Página 1 - CY7C1462AV25

CY7C1460AV25CY7C1462AV2536-Mbit (1 M × 36/2 M × 18) Pipelined SRAM with NoBL™ ArchitectureCypress Semiconductor Corporation • 198 Champion Court • San

Página 2

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 10 of 31Partial Write Cycle DescriptionThe partial write cycle description table for C

Página 3

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 11 of 31Partial Write Cycle DescriptionThe partial write cycle description table for C

Página 4

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 12 of 31IEEE 1149.1 Serial Boundary Scan (JTAG)The CY7C1460AV25/CY7C1462AV25 incorpora

Página 5

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 13 of 31TDO. During this state, instructions are shifted through theinstruction regist

Página 6

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 14 of 31TAP Controller State DiagramThe 0/1 next to each state represents the value of

Página 7

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 15 of 31TAP Controller Block DiagramTAP TimingBypass Register0Instruction Register012I

Página 8

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 16 of 31TAP AC Switching CharacteristicsOver the Operating RangeParameter [16, 17]Desc

Página 9

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 17 of 312.5 V TAP AC Test ConditionsInput pulse levels ...

Página 10

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 18 of 31Identification Register DefinitionsInstruction FieldCY7C1460AV25(1 M × 36)CY7C

Página 11

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 19 of 31Boundary Scan Order165-ball FBGA [19]CY7C1460AV25 (1 M × 36), CY7C1462AV25 (2

Página 12

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 2 of 31Logic Block Diagram – CY7C1462AV25A0, A1, ACMODEBWaBWbWECE1CE2CE3OEREAD LOGICDQ

Página 13

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 20 of 31Maximum RatingsExceeding maximum ratings may impair the useful life of thedevi

Página 14

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 21 of 31ISB3Automatic CE power-down current – CMOS inputsMax VDD, device deselected, V

Página 15

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 22 of 31Switching CharacteristicsOver the Operating RangeParameter [23, 24]Description

Página 16

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 23 of 31Switching WaveformsFigure 4. Read/Write/Timing [29, 30, 31]Figure 5. NOP, ST

Página 17

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 24 of 31Figure 6. ZZ Mode Timing [33, 34]Switching Waveforms (continued)tZZISUPPLYCLK

Página 18

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 25 of 31Ordering Code DefinitionsOrdering InformationCypress offers other versions of

Página 19

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 26 of 31Package DiagramsFigure 7. 100-pin TQFP (14 × 20 × 1.4 mm) A100RA Package Outl

Página 20

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 27 of 31Figure 8. 165-ball FBGA (15 × 17 × 1.4 mm) (0.45 Ball Diameter) Package Outli

Página 21

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 28 of 31Acronyms Document ConventionsUnits of MeasureAcronym DescriptionCEchip enableC

Página 22

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 29 of 31Document History PageDocument Title: CY7C1460AV25/CY7C1462AV25, 36-Mbit (1 M ×

Página 23

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 3 of 31ContentsSelection Guide ...

Página 24

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 30 of 31*D 473650 See ECN VKN Updated Maximum Ratings (Added the Maximum Rating for Su

Página 25

Document Number: 38-05354 Rev. *J Revised September 24, 2012 Page 31 of 31ZBT is a registered trademark of Integrated Device Technology, Inc. No Bus

Página 26

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 4 of 31Selection GuideDescription 250 MHz 200 MHz 167 MHz UnitMaximum access time 2.6

Página 27

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 5 of 31Figure 2. 165-ball FBGA (15 × 17 × 1.4 mm) pinoutPin Configurations (continued

Página 28

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 6 of 31Pin DefinitionsPin Name I/O Type Pin DescriptionA0, A1, A Input-synchronousAddr

Página 29

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 7 of 31Functional OverviewThe CY7C1460AV25/CY7C1462AV25 aresynchronous-pipelined burst

Página 30

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 8 of 31On the next clock rise the data presented to DQ and DQP(DQa,b,c,d/DQPa,b,c,d fo

Página 31

CY7C1460AV25CY7C1462AV25Document Number: 38-05354 Rev. *J Page 9 of 31Truth TableThe truth table for CY7C1460AV25/CY7C1462AV25 follows. [1, 2, 3, 4,

Comentários a estes Manuais

Sem comentários