Cypress Semiconductor SL811HS Especificações Página 24

  • Descarregar
  • Adicionar aos meus manuais
  • Imprimir
  • Página
    / 29
  • Índice
  • MARCADORES
  • Avaliado. / 5. Com base em avaliações de clientes
Vista de página 23
SL811HS
Document #: 38-08008 Rev. *A Page 24 of 29
7.6 Bus Interface Timing Requirements
7.6.1 I/O Write Cycle
Note: nCS an be held LOW for multiple Write cycles provided nWR is cycled.
Write Cycle Time for Auto Inc Mode Writes is 150 ns minimum.
Parameter Description Min. Typ. Max.
t
WR
Write pulse width 65 ns
t
WCSU
Chip select set-up to nWR LOW 0 ns
t
WSHLD
Chip select hold time
After nWR HIGH
0 ns
t
WASU
A0 address set-up time 65 ns
t
WAHLD
A0 address hold time 10 ns
t
WDSU
Data to Write HIGH set-up time 60 ns
t
WDHLD
Data hold time after Write HIGH 5 ns
t
CSCS
nCS inactive to nCS* asserted 85 ns
t
WRHIGH
NWR HIGH 85 ns
nWR
A0
D0-D7
DATA
twr
twahld
twdhld
twasu
twdsu
twdsu
twdhld
I/O Write Cycle to Register or Memory Buffer
Register or Memory
Address
nCS
twcsu
twshld
Tcscs See Note.
twrhigh
Vista de página 23
1 2 ... 19 20 21 22 23 24 25 26 27 28 29

Comentários a estes Manuais

Sem comentários